# SP505 # WAN Multi-Mode Serial Transceiver - +5V Only Operation - Seven (7) Drivers and Seven (7) Receivers - Driver and Receiver Tri-state Control - Internal Transceiver Termination Resistors for V.11 and V.35 Protocols - Loopback Self-Test Mode - · Software Selectable Protocol Selection - Interface Modes Supported: - RS-232 (V.28) - X.21/RS-422 (V.11) - EIA-530 (V.10 & V.11) - EIA-530A (V.10 & V.11) - RS-449 (V.10 & V.11) - V.35 (V.35 & V.28) - V.36 (V.10 & V.11) - RS-485 (un-terminated V.11) - Improved ESD Tolerance for Analog I/Os - High Differential Transmission Rates - SP505A 10Mbps - SP505B over 16Mbps - Compliant to NET1/2 and TBR2 Physical Layer Requirements (TUV Test Report NET2/052101/98) (TUV Test Report CTR2/052101/98) ## DESCRIPTION The SP505 is a monolithic device that supports eight (8) popular serial interface standards for DTE to DCE connectivity. The SP505 is fabricated using a low power BiCMOS process technology, and incorporates a Sipex patented (5,306,954) charge pump allowing +5V only operation. Seven (7) drivers and seven (7) receivers can be configured via software for any of the above interface modes at any time. The SP505 requires no additional external components for compliant operation for all of the eight (8) modes of operation. All necessary termination is integrated within the SP505 and is switchable when V.35 drivers, V.35 receivers, and V.11 receivers are used. The SP505 can operate as either a DTE or DCE. Additional features with the SP505 include internal loopback that can be initiated in either single-ended or differential modes. While in loopback mode, driver outputs are internally connected to receiver inputs creating an internal signal path convenient for diagnostic testing. This eliminates the need for an external loopback plug. The SP505 also includes a latch enable pin with the driver and receiver address decoder. Tri-state ability for the driver and receiver outputs is controlled by supplying a 4-bit word into the address decoder. Seven (7) drivers and one (1) receiver in the SP505 include separate enable pins for added convenience. The SP505 is ideal for WAN serial ports in networking equipment such as routers, switches, DSU/CSU's, and other access devices. #### ABSOLUTE MAXIMUM RATINGS These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. | V <sub>CC</sub> | +7V | |---------------------|---------------------------------| | Input Voltages: | | | Logic | 0.3V to (V <sub>CC</sub> +0.5V) | | Drivers | 0.3V to (V <sub>CC</sub> +0.5V) | | Receivers | ±15.5V | | Output Voltages: | | | Logic | 0.3V to (V <sub>cc</sub> +0.5V) | | Drivers | | | Receivers | 0.3V to (V <sub>cc</sub> +0.5V) | | Storage Temperature | 65°C to +150°C | | Power Dissipation | | | Package Derating: | | | ø <sub>JA</sub> | 46 °C/W | | ø <sub>JC</sub> | 16 °C/W | ## STORAGE CONSIDERATIONS Due to the relatively large package size of the 80-pin quad flat-pack, storage in a low humidity environment is preferred. Large high density plastic packages are moisture sensitive and should be stored in Dry Vapor Barrier Bags. Prior to usage, the parts should remain bagged and stored below 40°C and 60%RH. If the parts are removed from the bag, they should be used within 48 hours or stored in an environment at or below 20%RH. If the above conditions cannot be followed, the parts should be baked for four hours at 125°C in order remove moisture prior to soldering. Exar ships the 80-pin QFP in Dry Vapor Barrier Bags with a humidity indicator card and desiccant pack. The humidity indicator should be below 30%RH. # ELECTRICAL CHARACTERISTICS $T_A = +25^{\circ}$ C and $V_{CC} = +4.75$ V to +5.25V unless otherwise noted | $I_A = +25^{\circ}\text{C}$ and $V_{CC} = +4.75\text{V}$ to +5.25V un | | | | 1, 0. | | |-----------------------------------------------------------------------|---------|----------|--------------|-----------|---------------------------| | PARAMETER | MIN | TYP | MAX | UNITS | CONDITIONS | | LOGIC INPUTS | | | 111. | 11/6 | | | V <sub>IL</sub> | | | <b>5</b> 0.8 | Volts | | | V <sub>IH</sub> | 2.0 | ( | | Volts | | | LOGIC OUTPUTS | | 90 | 30 6 | | | | V <sub>OL</sub> | | 40.4 | 0.4 | Volts | I <sub>OUT</sub> = -3.2mA | | V <sub>OH</sub> | 2.4 | 5. ~/ | 70. | Volts | I <sub>OUT</sub> = 1.0mA | | V.28 DRIVER OUTPUT DC PA | RAMETER | s | 7 | | | | Open Circuit Voltage | 1 | O 0, | +/-15 | Volts | Per Figure 1 | | Loaded Voltage | +/-5.0 | 1.0 | +/-15 | Volts | Per Figure 2 | | Short-Circuit Current | 0 | 0 | +/-100 | mA | Per Figure 4 | | Power-Off Impedance | 300 | | | Ω | Per Figure 5 | | V.28 DRIVER OUTPUT AC PA | RAMETER | S (Vcc = | +5V for A | C Paramet | ers) | | Transition Time | 40 | | 1.5 | μs | Per Figure 6; +3V to -3V | | Instantaneous Slew Rate | 9 | | 30 | V/ µs | Per Figure 3 | | Propagation Delay t <sub>PHL</sub> | 0.5 | 1 | 5 | μs | | | Propagation Delay t <sub>PLH</sub> | 0.5 | 1 | 5 | μs | | | Max. Transmission Rate | 120 | 230 | | kbps | | | V.28 RECEIVER INPUT DC PA | RAMETER | RS | | | | | Input impedance | 3 | | 7 | kΩ | Per Figure 7 | | Open-Circuit Bias | _ | | +2.0 | Volts | Per Figure 8 | | HIGH Threshold | | 1.7 | 3.0 | Volts | | | LOW Threshold | 0.8 | 1.2 | | Volts | | $T_A$ = +25°C and $V_{CC}$ = +4.75V to +5.25V unless otherwise noted. | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |--------------------------------------|--------------------|--------------------|---------------------|----------|----------------------------------------------------| | V.28 RECEIVER AC PARAME | TERS (Vc | c = +5V fc | r AC Para | meters) | | | Propagation Delay t <sub>PHL</sub> | 50 | 100 | 500 | ns | | | Propagation Delay t <sub>PLH</sub> | 50 | 100 | 500 | ns | | | Max Transmission Rate | 120 | 230 | | kbps | | | V.10 DRIVER OUTPUT DC PA | RAMETE | RS | | | | | Open Circuit Voltage | +/-4.0 | | +/-6.0 | Volts | Per Figure 9 | | Test Terminated Voltage | 0.9Vcc | | | Volts | Per Figure 10 | | Short-Circuit Current | | | +/-150 | mA | Per Figure 11 | | Power-Off Current | | | +/-100 | mA | Per Figure 120 | | V.10 DRIVER AC PARAMETE | RS (Vcc = | +5V for A | C Parame | eters) | th. Ite | | Transition Time | | | 200 | ns • | Per Figure 13; 10% to 90% | | Propagation Delay t <sub>PHL</sub> | 50 | 100 | 500 | ns | 40 | | Propagation Delay t <sub>PIH</sub> | 50 | 100 | 500 | ns | | | Max Transmission Rate | 120 | 230 | | kbps | | | V.10 RECEIVER INPUT DC PA | RAMETE | RS | • | 17 11 | | | Input Current | -3.25 | | +3.25 | mΑ | Per Figures 14 and 15 | | Input Impedance | 4 | | 10. | kΩ | | | Sensitivity | | | +)-0.3 | Volts | | | V.10 RECEIVER AC PARAME | TERS (Vo | cc = +5 <b>V</b> f | or AC Par | ameters) | | | Propagation Delay t <sub>PHL</sub> | 50 | 120 | 250 | ns | | | Propagation Delay t <sub>PLH</sub> | 50 | 120 | 250 | ns | | | Max Transmission Rate | 120 | 5. 7. | 70. | kbps | | | V.11 DRIVER OUTPUT DC PA | RAMETE | RS | 10 | | | | Open Circuit Voltage | 16 | U 0, | +/-5.0 | Volts | Per Figure 16 | | Test Terminated Voltage | +/-2.0 | 10 | | Volts | Per Figure 17 | | 00 | 0.5V <sub>oc</sub> | O | 0.67V <sub>oc</sub> | Volts | Per Figure 17 | | Balance | 0 1 | | +/-0.4 | Volts | Per Figure 17 | | Offset | . 2 | | +3.0 | Volts | Per Figure 17 | | Short-Circuit Current | 4 | | +/-150 | mA | Per Figure 18 | | Power-Off Current | | | +/-100 | μA | Per Figure 19 | | V.11 DRIVER OUTPUT AC PA | RAMETE | RS (Vcc = | +5V for A | C Parame | eters) | | Transition Time | | | 20 | ns | Per Figures 21 and 36; 10% to 90% | | Propagation Delay t <sub>PHL</sub> | 50 | 85 | 110 | ns | Per Figures 33 and 36; C <sub>1</sub> = 50pF | | Propagation Delay t <sub>PLH</sub> | 50 | 85 | 110 | ns | Per Figures 33 and 36; C <sub>L</sub> = 50pF | | Differential Skew | | 10 | 20 | ns | Per Figures 33 and 36; C <sub>L</sub> = 50pF | | Max. Transmission Rate SP505ACM-L | 10 | 12 | | Mbps | Per Figure 33; $C_L = 50pF$ , $f_{IN} = 5MHz$ | | Max. Transmission Rate<br>SP505BCM-L | 16.4 | 18 | | Mbps | Per Figure 33; $C_L = 50pF$ ,<br>$f_{IN} = 8.2MHz$ | $T_{_{\rm A}}$ = +25°C and $V_{_{ m CC}}$ = +4.75V to +5.25V unless otherwise noted. | PARAMETER | MIN | TYP | MAX | UNITS | CONDITIONS | |--------------------------------------|----------------|-----------|-----------|----------|-------------------------------------------------------------------| | V.11 RECEIVER INPUT DC PA | RAMETE | RS | | | | | Common Mode Range | -7 | | +7 | Volts | | | Sensitivity | | | +/-0.3 | Volts | | | Input Current | -3.25 | | +3.25 | mA | Per Figures 20 and 22 | | Current w/ 100Ω Termination | | | +/-60.75 | mA | Per Figures 23 and 24 | | Input Impedance | 4 | | | kΩ | | | V.11 RECEIVER INPUT AC PA | RAMETE | RS (Vcc = | +5V for A | C Parame | ters) | | Propagation Delay t <sub>PHI</sub> | 80 | 110 | 130 | ns | Per Figures 33 and 38; C <sub>1</sub> = 50pF | | Propagation Delay t <sub>PLH</sub> | 80 | 110 | 130 | ns | Per Figures 33 and 38; C <sub>1</sub> = 50pF | | Differential Skew | | 20 | | ns | Per Figures 33; C <sub>i</sub> = 50pF | | Max. Transmission Rate SP505ACM-L | 10 | 12 | | Mbps | Per Figure 33; $C_L = 50pF$ , $f_{IN} = 5MHz$ | | Max. Transmission Rate SP505BCM-L | 16.4 | 18 | | Mbps | Per Figure 33; C <sub>L</sub> = 50pF,<br>= 8.2MHz | | V.35 DRIVER OUTPUT DC PA | RAMETE | RS | | | <b>D</b> * | | Open Circuit Voltage | | | +/-1.20 | Volts | Per Figure 16 | | Test Terminated Voltage | +/-0.44 | | +/-0.66 | Volts | Per Figure 25 | | Offset | | | +/-0.6 | Volts | Per Figure 25 | | Source Impedance | 50 | | 150 | Ω | Per Figure 27; $Z_S = V_2/V_1 \times 50 \Omega$ | | Short Circuit Impedance | 135 | 10 | 165 | Ω | Per Figure 28 | | V.35 DRIVER OUTPUT AC PAI | RAMETE | RS (Vcc = | +5V for A | Paramet | ters) | | Transition Time | | 30 | 40 | ns | Per Figure 29; 10% to 90% | | Propagation Delay t <sub>PHL</sub> | 50 | 90 | 110 | ns | Per Figures 33 and 36; C <sub>L</sub> = 20pF | | Propagation Delay t <sub>PLH</sub> | 50 | 90 | 110 | ns | Per Figures 33 and 36; C <sub>L</sub> = 20pF | | Differential Skew | C <sup>2</sup> | 20 | 30 | ns | Per Figure 33; C <sub>L</sub> = 20pF | | Max. Transmission Rate SP505ACM-L | 10 | 12 | | Mbps | Per Figure 33; $C_L = 20pF$ , $f_{IN} = 5MHz$ | | Max. Transmission Rate<br>SP505BCM-L | 16.4 | 18 | | Mbps | Per Figure 33; C <sub>L</sub> = 20pF,<br>f <sub>IN</sub> = 8.2MHz | | V.35 RECEIVER INPUT DC PA | RAMETE | RS | | | | | Sensitivity | 5 | +/-80 | | mV | | | Source Impedance | 90 | | 110 | Ω | Per Figure 30; $Z_s = V_2/V_1 \times 50 \Omega$ | | Short Circuit Impedance | 135 | | 165 | Ω | Per Figure 31 | | V.35 RECEIVER INPUT AC PA | RAMETE | RS (Vcc = | +5V for A | C Parame | ters) | | Propagation Delay t <sub>PHL</sub> | 80 | 110 | 130 | ns | Per Figures 33 and 38; C <sub>L</sub> = 20pF | | Propagation Delay t <sub>PLH</sub> | 80 | 110 | 130 | ns | Per Figures 33 and 38; CL = 20pF | | Differential Skew | | 20 | | ns | Per Figures 33; C <sub>L</sub> = 20pF | | Max. Transmission Rate SP505ACM-L | 10 | 12 | | Mbps | Per Figure 33; $C_L = 20pF$ , $f_{IN} = 5MHz$ | | Max. Transmission Rate SP505BCM-L | 16.4 | 18 | | Mbps | Per Figure 33; C <sub>L</sub> = 20pF,<br>f <sub>IN</sub> = 8.2MHz | $T_A$ = +25°C and $V_{CC}$ = +4.75V to +5.25V unless otherwise noted. | DADAMETED | DADAMETER LAND TWO MAY LINES CONDITIONS | | | | | |------------------------------------|-----------------------------------------|------|------|-------|---------------------------------------| | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | TRANSCEIVER LEAKAGE CU | JRRENTS | | | | | | Driver Output 3-state Current | | 100 | 500 | μA | Per Figure 32; Drivers disabled | | Receiver Output 3-state<br>Current | | 1 | 10 | μA | $DEC_x = 0000, 0.4V \le V_0 \le 2.4V$ | ## **AC CHARACTERISTICS** $T_A$ = +25°C and $V_{CC}$ = +5.0V unless otherwise noted. | PARAMETER | MIN. | TYP. | MAX. | Units | CONDITIONS | | | |----------------------------------------------------------|----------------------|---------|----------|-----------|-------------------------------------------------------------|--|--| | DRIVER DELAY TIME BETWEEN ACTIVE MODE AND TRI-STATE MODE | | | | | | | | | RS-232/V.28 | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.70 | 5.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>1</sub> closed | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.40 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>2</sub> closed | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.20 | 2.0 | μs | 100pF, Fig. 34 & 40; S <sub>1</sub> closed | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.40 | 2.0 | μs | <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>2</sub> closed | | | | RS-423/V.10 | | | ×. | 0. % | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.15 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>1</sub> closed | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.20 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>2</sub> closed | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.20 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>1</sub> closed | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.15 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 40; S <sub>2</sub> closed | | | | RS-422/V.11 | | 1110 | .0 | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 2.80 | 10.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 37; S <sub>1</sub> closed | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | 2 | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 37; S <sub>2</sub> closed | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | 1 | 0.10 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 34 & 37; S <sub>1</sub> closed | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | (0, | 0.10 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 34 & 37; S <sub>2</sub> closed | | | | V.35 | 6 | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | X 0 | 2.60 | 10.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 37; S <sub>1</sub> closed | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 34 & 37; S <sub>2</sub> closed | | | | t <sub>PLZ</sub> ; Output LOW to Triestate | 7 | 0.10 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 34 & 37; S <sub>1</sub> closed | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.15 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 34 & 37; S <sub>2</sub> closed | | | | RECEIVER DELAY TIME BETW | EEN ACT | IVE MOD | E AND TR | I-STATE M | ODE | | | | RS-232/V.28 | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.12 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>1</sub> closed | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>2</sub> closed | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>1</sub> closed | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | iH to Tri-state 0.10 | | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>2</sub> closed | | | | RS-423/V.10 | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>1</sub> closed | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>2</sub> closed | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>1</sub> closed | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 38; S <sub>2</sub> closed | | | | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | | | | |---------------------------------------------|------------------------------------------------------------------------|------------|-------------|-------|---------------------------------------------------------------------------|--|--|--|--| | RECEIVER DELAY TIME BETW | RECEIVER DELAY TIME BETWEEN ACTIVE MODE AND TRI-STATE MODE (Continued) | | | | | | | | | | RS-422/V.11 | | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 39; S <sub>1</sub> closed | | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 39; S <sub>2</sub> closed | | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 35 & 39; S <sub>1</sub> closed | | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 35 & 39; S <sub>2</sub> closed | | | | | | V.35 | | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 35 & 39; S <sub>1</sub> closed | | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | $C_{L} = 100 pF$ , Fig. 35 & 39; $S_{2}$ closed | | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | C <sub>1</sub> = 15pF, Fig. 35 & 39; S <sub>1</sub> closed | | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs 📢 | $C_L = 15$ pF, Fig. 35 & 39; $S_2$ closed | | | | | | TRANSCEIVER TO TRANSCEIV | VER SKE | W (per Fig | gures 33, 3 | | 40 | | | | | | V.28 Driver | | 100 | | ns | (t <sub>PHL</sub> ) <sub>Tx1</sub> - (t <sub>PHL</sub> ) <sub>Tx6,7</sub> | | | | | | V.28 Driver | | 100 | | Ons | (t <sub>PLH</sub> ) <sub>Tx1</sub> - (t <sub>PLH</sub> ) <sub>Tx6,7</sub> | | | | | | V.28 Receiver | | 20 | Ċ | ns | $ (t_{PHL})_{Rx1} - (t_{PHL})_{Rx2,7} $ | | | | | | V.28 Receiver | | 20 | S. | Chs | $ (t_{PLH})_{Rx1} - (t_{PLH})_{Rx2,7} $ | | | | | | V.11 Driver | | 2 | | ns | $ (t_{PHL})_{Tx1} - (t_{PHL})_{Tx6,7} $ | | | | | | V.11 Driver | | 2 | 9 | ns | $ (t_{PLH})_{Tx1} - (t_{PLH})_{Tx6,7} $ | | | | | | V.11 Receiver | | 3 | 0 | ns | $ (t_{PHL})_{Rx1} - (t_{PHL})_{Rx2,7} $ | | | | | | V.11 Receiver | | 3 | | ns | $ (t_{PLH})_{Rx1} - (t_{PLH})_{Rx2,7} $ | | | | | | V.10 Driver | | 5 | | ns | $ (t_{PHL})_{Tx2} - (t_{PHL})_{Tx3,4,5} $ | | | | | | V.10 Driver | | 5 | | ns | $ (t_{PLH})_{Tx2} - (t_{PLH})_{Tx3,4,5} $ | | | | | | V.10 Receiver | (0, | 5 | | ns | $ (t_{PHL})_{Rx2} - (t_{PHL})_{Rx3,4,5} $ | | | | | | V.10 Receiver | | 50 | | ns | $ (t_{PLH})_{Rx2} - (t_{PLH})_{Rx3,4,5} $ | | | | | | V.35 Driver | X O | 4 | | ns | $ (t_{PHL})_{Tx1} - (t_{PHL})_{Tx6,7} $ | | | | | | V.35 Driver | 00 1 | 4 | | ns | $ (t_{PLH})_{Tx1} - (t_{PLH})_{Tx6,7} $ | | | | | | V.35 Receiver | 7 | 6 | | ns | $ (t_{PHL})_{Rx1} - (t_{PHL})_{Rx2,7} $ | | | | | | V.35 Receiver | 707 | 6 | | ns | (t <sub>PLH</sub> ) <sub>Rx1</sub> - (t <sub>PLH</sub> ) <sub>Rx2,7</sub> | | | | | ## \_\_\_\_\_ POWER REQUIREMENTS | 0 | <u> </u> | 1 | | | 1 | |------------------------------------|----------|------|------|-------|----------------------------------------------------------------------| | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | V <sub>cc</sub> | 4.75 | 5.00 | 5.25 | Volts | | | I <sub>cc</sub> (No Mode Selected) | | 30 | | mA | All I <sub>cc</sub> values are with Vcc = +5V, | | I <sub>cc</sub> (V.28/RS-232) | | 60 | | mA | T = 25°C, all drivers loaded to their specified maximum load and all | | I <sub>cc</sub> (V.11/RS-422) | | 300 | | mA | drivers are active at their maximum | | I <sub>cc</sub> (RS-449) | | 250 | | mA | specified data transmission rates | | I <sub>cc</sub> (V.35) | | 105 | | mA | | | I <sub>cc</sub> (EIA-530) | | 260 | | mA | | | I <sub>cc</sub> (EIA-530A) | | 250 | | mA | | | I <sub>cc</sub> (V.36) | | 65 | | mA | | Figure 1. V.28 Driver Output Open Circuit Voltage Figure 2. V.28 Driver Output Loaded Voltage Figure 3. V.28 Driver Output Slew Rate Figure 4. V.28 Driver Output Short-Circuit Current Figure 5. V.28 Driver Output Power-Off Impedance Figure 6. V.28 Driver Output Rise/Fall Times Figure 7. V.28 Receiver Input Impedance Figure 8. V.28 Receiver Input Open Circuit Bias Figure 9. V.10 Driver Output Open-Circuit Voltage Figure 10. V.10 Driver Output Test Terminated Voltage Figure 11. V.10 Driver Output Short-Circuit Current Figure 12. V.10 Driver Output Power-Off Current Figure 13. V.10 Driver Output Transition Time Figure 14. V.10 Receiver Input Curren Figure 15. V.10 Receiver Input IV Graph Figure 16. V.11 and V.35 Driver Output Open-Circuit Voltage Figure 17. V.11 Driver Output Test Terminated Voltage Figure 18. V.11 Driver Output Short-Circuit Current $V.11 \ \mathsf{RECEIVER}$ $\mathsf{w/Optional Cable Termination}$ $(1000 \ \mathsf{to} \ 1500) \qquad \mathsf{i} \ [\mathsf{mA}] = \mathsf{V} \ [\mathsf{V}] \ / \ 0.1$ $\mathsf{i} \ [\mathsf{mA}] = (\mathsf{V} \ [\mathsf{V}] - 3) \ / \ 4.0$ $\mathsf{i} \ [\mathsf{mA}] = (\mathsf{V} \ [\mathsf{V}] - 3) \ / \ 4.0$ $\mathsf{Maximum Input C urrent}$ $\mathsf{versus Voltage}$ Figure 24. V.11 Receiver input Graph w/ Termination Figure 25. V.35 Driver Output Test Terminated Voltage Figure 26. V.35 Driver Output Offset Voltage Figure 27. V.35 Driver Output Source Impedance Figure 28. V.35 Driver Output Short-Circuit Impedance Figure 29. V.35 Driver Output Rise/Fall Time Figure 30. V.35 Receiver Input Source Impedance Figure 31. V.35 Receiver Input Short-Circuit Impedance Figure 32. Driver Output Leakage Current Test Figure 33. Driver/Receiver Timing Test Circuit Figure 35. Receiver Timing Test Load Circuit Figure 36. Driver Propagation Delays Figure 37. Driver Enable and Disable Times Figure 38. Receiver Propagation Delays Figure 39. Receiver Enable and Disable Times Figure 40. V.28 (RS-232) and V.10 (RS-423) Driver Enable and Disable Times Figure 41. Typical V.28 Driver Output Waveform Figure 42. Typical V.10 Driver Output Waveform Figure 44. Typical V.35 Driver Output Waveform #### PINOUT... ## PIN ASSIGNMENTS... #### **CLOCK AND DATA GROUP** Pin 1 — RxD — Receive Data; TTL output, sourced from RD(a) and RD(b) inputs. Pin 14 — TxD — TTL input; transmit data source for SD(a) and SD(b) outputs. Pin 15 — TxC — Transmit Clock; Thinput for TT driver outputs. Pin 20 — RxC — Receive Clock, TTL output sourced from RT(a) and RT(b) inputs. Pin 22 — ST — Send Timing, TTL input; source for ST(a) and ST(b) outputs. Pin 37 — RT(a) — Receive Timing; analog input, inverted; source for RxC. Pin 38 — RT(b) — Receive Timing; analog input, non-inverted, source for RxC. Pin 42 — ST(a) — Send Timing; analog output, inverted; sourced from ST. Pin 44 — ST(b) — Send Timing; analog output, non-inverted; sourced from ST. Pin 59—SD(b) —Analog Out—Send data, non-inverted; sourced from TxD. Pin 61 — SD(a) — Analog Out — Send data, inverted; sourced from TxD. Pin 63 — TT(a) — Analog Out — Terminal Timing, inverted; sourced from TxC Pin 65 — TT(b) — Analog Out — Terminal Timing, non–inverted; sourced from TxC. Pin 70 — RD(a) — Receive Data, analog input; inverted; source for RxD. Pin 71 — RD(b) — Receive Data; analog input; non-inverted; source for RxD. Pin 76 — SCT(a) — Setial Clock Transmit; analog input, inverted source for SCT. Pin 77 — SCT(b) Serial Clock Transmit: analog input, non-inverted; source for SCT Pin 79 SCT — Serial Clock Transmit; TTL output, sources from SCT(a) and SCT(b) inputs. ## CONTROL LINE GROUP Pin 13 DTR — Data Terminal Ready; TTL input, source for TR(a) and TR(b) outputs. Pin 16 — RTS — Ready To Send; TTL input; Source for RS(a) and RS(b) outputs. Pin 17—RL—Remote Loopback; TTL input; source for RL(a) and RL(b) outputs. Pin 19 — DCD— Data Carrier Detect; TTL output; sourced from RR(a) and RR(b) inputs. Pin 21 — RI — Ring In; TTL output; sourced from IC(a) and IC(b) inputs. Pin 24 — LL — Local Loopback; TTL input; source for LL(a) and LL(b) outputs. Pin 35 — RR(a)— Receiver Ready; analog input, inverted; source for DCD. Pin 36 — RR(b)— Receiver Ready; analog input, non-inverted; source for DCD. Pin 39 — IC(a)— Incoming Call; analog input, inverted; source for RI. Pin 40 — IC(b)— Incoming Call; analog input,non-inverted; source for RI. Pin 45—RL(b)—Remote Loopback; analog output, non-inverted; sourced from RL. Pin 47—RL(a)—Remote Loopback; analog output inverted; sourced from RL. Pin 49— LL(b) — Local Loopback; analog output, non-inverted; sourced from LL. Pin 51 — LL(a) — Local Loopback; analog output, inverted; sourced from LL. Pin 52 — RS(b) — Ready To Send; analog output, non-inverted; sourced from RTS. Pin 54 — RS(a) — Ready To Send; analog output, inverted; sourced from RTS. Pin 56 — TR(b) — Terminal Ready; analog output, non-inverted; sourced from DTR. Pin 58 — TR(a) — Terminal Ready; analog output, inverted; sourced from DTR. Pin 66 — CS(a)— Clear To Send; analog input, inverted; source for CTS. Pin 67 — CS(b)— Clear To Send; analoginput, non-inverted; source for CTS. Pin 68 — DM(a) — Data Mode; analog input, inverted; source for DSR. Pin 69 — DM(b) — Data Mode; analog input non-inverted; source for DSR Pin 78—DSR—Data Set Ready, TTL output; sourced from DM(a), DM(b) inputs Pin 80 — CTS—Clear To Send; TTL output; sourced from CS(a) and CS(b) inputs. ## CONTROL REGISTERS Pins 2 — SDEN — Enables TxD driver, active low; TTL input. Pins 3 — TREN — Enables DTR driver, active low; TTL input. Pins 4 — RSEN — Enables RTS driver, active low; TTL input. Pins 5 — LLEN — Enables LL driver, active low; TTL input. Pin 6 — TTEN — Enables TT driver, active low; TTL input. Pin 7 — SCTEN — Enables SCT receiver; active high; TTL input. Pin 8 — LATCH — Latch control for decoder bits (pins 9-12), active low. Logic high input will make decoder transparent. Pins 12–9 — DEC<sub>0</sub> – DEC<sub>3</sub> — Transmitter and receiver decode register; configures transmitter and receiver modes; TTL inputs. Pin 18 — RLEN — Enables RL driver; active low; TTL input. Pin 23 — STEN — Enables ST driver; active low; TTL input. ## POWER SUPPLIES Pins 25, 33, 41, 48, 55, 62, 73, 74 — V<sub>CC</sub> — +5 V input Pins 29, 34, 43, 46, 50, 53, 57, 60, 64, 72, 75 — GND — Ground. Pin 27 — V<sub>DD</sub> +10V Charge Pump Capacitor — Connects from V<sub>DD</sub> to V<sub>CC</sub>. Suggested capacitor size is 22μF, 16V. Pin 32 — V<sub>ss</sub> –10V Charge Pump Capacitor – Connects from ground to V<sub>ss</sub>. Suggested capacitor size is 22μF, 16V. Pins 26 and 30 — $C_1^+$ and $C_1^-$ — Charge Pump Capacitor — Connects from $C_1^+$ to $C_1^-$ . Suggested capacitor size is $22\mu F$ , 16V. Pins 28 and 31 — $C_2^+$ and $C_2^-$ — Charge Pump Capacitor — Connects from $C_2^+$ to $C_2^-$ . Suggested capacitor size is $22\mu F$ , 16V. #### FEATURES... The SP505 is a highly integrated serial transceiver that allows software control of its interface modes. Similar to the SP504, the SP505 offers the same hardware interface modes for RS-232 (V.28), RS-422A (V.11), RS-449, RS-485, V.35, EIA-530 and includes V.36 and EIA-530A. The interface mode selection is done via a 4-bit switch for the drivers and receivers. The SP505 is fabricated using low-power BiCMOS process technology, and incorporates a Exar-patented (5,306,954) charge pump allowing +5V only operation. Each device is packaged in an 80-pin JEDEC Quad FlatPack package. The SP505 is ideally suited for wide area network connectivity based on the interface modes offered and the driver and receiver configurations. The SP505 has seven (7) independent drivers and seven (7) independent receivers. In V.35 mode, the SP505 includes the necessary components and termination resistors internal within the device for compliant V.35 operation. ## THEORY OF OPERATION The SP505 is made up of five separate circuit blocks — the charge pump, drivers, receivers, decoder and switching array. Each of these circuit blocks is described in more detail below. ## Charge-Pump The SP505 charge pump is based on the SP504 design where Exar's patented charge pump design (5,306,954) uses a four—phase voltage shifting technique to attain symmetrical 10V power supplies. The charge pump still requires external capacitors to store the charge. In addition the SP504 charge pump supplies ±10V or ±5V on V<sub>SS</sub> and V<sub>DD</sub> depending on the mode of operation. There is a free—running oscillator that controls the four phases of the voltage shifting. A description of each phase follows. The SP505 charge pump is used for RS-232 where the output voltage swing is typically ±10V and also used for RS-423. However, RS-423 requires the voltage swing on the driver output be between $\pm4V$ to $\pm6V$ during an open-circuit (no load). The charge pump would need to be regulated down from $\pm10V$ to $\pm5V$ . A typical $\pm10V$ charge pump would require external clamping such as 5V zener diodes on $V_{DD}$ and $V_{SS}$ to ground. The $\pm5V$ output has symmetrical levels as in the $\pm10V$ output. The $\pm5V$ is used in the following modes where RS-423 (V.10) are used: RS-449, EIA-530, EIA-530A and V.36. ## Phase 1 (±10V) $-V_{ss}$ charge storage — During this phase of the clock cycle, the positive side of capacitors $C_1$ and $C_2$ are initially charged to +5V. $C_1^+$ is then switched to ground and the charge on $C_1^-$ is transferred to $C_2^-$ . Since $C_2^+$ is connected to +5V, the voltage potential across capacitor $C_2^-$ is now 10V. ## Phase 1 (±5V) — $V_{SS}$ & $V_{DD}$ charge storage and transfer — With the $C_1$ and $C_2$ capacitors initially charged to +5V, $C_1^+$ is then switched to ground and the charge on $C_1^-$ is transferred to the $V_{SS}$ storage capacitor. Simultaneously the $C_2^-$ is switched to ground and 5V charge on $C_2^+$ is transferred to the $V_{DD}$ storage capacitor. Figure 45. Charge Pump Phase 1 for ±10V. Figure 46. Charge Pump Phase 1 for ±5V. ## Phase 2 (±10V) — $V_{\rm SS}$ transfer — Phase two of the clock connects the negative terminal of $C_2$ to the $V_{\rm SS}$ storage capacitor and the positive terminal of $C_2$ to ground, and transfers the generated –IOV or the generated –5V to $C_3$ . Simultaneously, the positive side of capacitor $C_1$ is switched to +5V and the negative side is connected to ground. ## Phase 2 (±5V) $-V_{ss} \& V_{do}$ charge storage $-C_1^+$ is reconnected to $V_{cc}$ to recharge the $C_1^-$ capacitor. $C_2^+$ is switched to ground and $C_2^-$ is connected to $C_3^-$ . The 5V charge from Phase 1 is now transferred to the $V_{ss}$ storage capacitor. $V_{ss}^-$ receives a continuous charge from either $C_1^-$ or $C_2^-$ . With the C1 capacitor charged to 5V, the cycle begins again. ## Phase 3 - V<sub>DD</sub> charge storage - The third phase of the clock is identical to the first phase - the charge transferred in C<sub>1</sub> produces -5V in the negative terminal of C<sub>1</sub>, which is applied to the negative side of capacitor C<sub>2</sub>. Since C<sub>2</sub><sup>+</sup> is at +5V, the voltage potential across C<sub>2</sub> is IOV. For the 5V output, C<sub>2</sub><sup>+</sup> is connected to ground so that the potential on C<sub>2</sub> is only +5V. ## Phase 4 — $V_{\rm DD}$ transfer — The fourth phase of the clock connects the negative terminal of $C_2$ to ground and transfers the generated $10\,\rm V$ or the generated $5\,\rm V$ across $C_2$ to $C_4$ , the $V_{\rm DD}$ storage capacitor. Again, simultaneously with this, the positive side of capacitor $C_1$ is switched to +5 $\rm V$ and the negative side is connected to ground, and the cycle begins again. Since both $V_{DD}$ and $V_{SS}$ are separately generated from $V_{CC}$ in a no-load condition, $V_{DD}$ and $V_{SS}$ will be symmetrical. Older charge pump approaches that generate $V^-$ from $V^+$ will show a decrease in the magnitude of $V^-$ compared to $V^+$ due to the inherent inefficiencies in the design. The clock rate for the charge pump typically operates at 15kHz. The external capacitors must be a minimum of $22\mu F$ with a 16V breakdown rating. ## **External Power Supplies** For applications that do not require +5V only, external supplies can be applied at the V+ and V<sup>-</sup> pins. The value of the external supply voltages must be no greater than ±10.5V. The tolerance should be ±5% from ±10V. The current drain for the supplies is used for RS-232 and RS-423 drivers. For the RS-232 driver, the current requirement will be 3.5mA per driver. The RS-423 driver worst case current drain will be 11mA per driver. Power sequencing is required for the SP505. The supplies must be sequenced accordingly: +10V, +5V and -10V. It is important to prevent V<sub>CS</sub> from starting up before V<sub>CC</sub> or V<sub>CS</sub> Figure 47 Charge Pump Phase 2 for ±10V. Figure 48. Charge Pump Phase 2 for ±5V. Figure 49. Charge Pump Phase 3. Figure 50. Charge Pump Phase 4. #### **Drivers** The SP505 has seven (7) enhanced independent drivers. Control for the mode selection is done via a four—bit control word. The drivers are prearranged such that for each mode of operation, the relative position and functionality of the drivers are set up to accommodate the selected interface mode. As the mode of the drivers is changed, the electrical characteristics will change to support the requirements of clock, data, and control line signal levels. Table 1 shows the mode of each driver in the different interface modes that can be selected. There are four basic types of driver circuits — V.28, V.11, V.10 and V.35. ## **V.28 Drivers** The V.28 drivers output single—ended signals with a minimum of $\pm 5V$ (with $3k\Omega$ & 2500pF loading), and can operate to at least 120kbps under full load. Since the SP505 uses a charge pump to generate the RS-232 output rails, the driver outputs will never exceed $\pm 10V$ . The V.28 drivers are used in RS-232 mode for all signals, and also in V.35 mode where four (4) drivers are used as the control line signals (DTR, RTS, LL, and RL). ## V.10 Drivers The V.10 (RS-423) drivers are also single-ended signals which produce open circuit V and V measurements of $\pm 4.0 \text{V}$ to $\pm 6.0 \text{V}$ . When terminated with a 450 $\Omega$ load to ground, the driver output will not deviate more than 10% of the open circuit value. This is in compliance of the ITU V.10 specification. The V.10 drivers are used in RS-449, EIA-530, EIA-530 A and V.36 modes as Category II signals from each of their corresponding specifications. ## V.11 Drivers The third type of driver is a V.11 (RS-422) type differential driver. Due to the nature of differential signaling, the drivers are more immune to noise as opposed to single-ended transmission methods. The advantage is evident over high speeds and long transmission lines. The strength of the driver outputs can produce differential signals that can maintain typically ±2.2V differential output levels with a load of $100\Omega$ . The signal levels and drive capability of these drivers allow the drivers to also support RS-485 requirements of $\pm 1.5$ V minimum differential output levels with a $54\Omega$ load. The driver is designed to operate over a common mode range of $\pm 1.2$ V to $\pm 1.2$ V to $\pm 1.2$ V, which follows the RS-485 specification. This also covers the $\pm 1.2$ V to $\pm 1.2$ V common mode range for V.11 (RS-422) requirements. The V.11 drivers are used in RS-449, EIA-530, EIA-530A and V.36 modes as Category I signals which are used for clock and data signals. ## V.35 Drivers The fourth type of driver is the V.35 driver. These drivers were specifically designed to comply with the requirements of V.35. Unique to the industry, the Sipex's V.35 driver architecture used in the SP505 does not need external termination resistors to operate and comply with V.35. This simplifies existing V.35 implementations that use external termination schemes. The V.35 drivers can produce ±0.55V driver output signals with minimum deviation (maximum 26%) given an equivalent load of $100\Omega$ . With the help of internal resistor networks, the drivers achieve the $50\Omega$ to $150\Omega$ source impedance and the $135\Omega$ to $165\Omega$ short-circuit impedance for V.35. The V.35 driver is disabled and transparent when the decoder is in all other modes. All of the differential drivers; V.11 (RS-422) and V.35, can operate over 10Mbps. #### **Driver Enable and Input** All the drivers in the SP505 contain individual enable lines which can tri-state the driver outputs when a logic "1" is applied. This simplifies half-duplex configurations for some applications and also provides simpler DTE/DCE flexibility with one integrated circuit. The driver inputs are both TTL or CMOS compatible. Each driver input should have a pull-down or pull-up resistor so that the output will be at a defined state. Unused driver inputs should not be left floating. #### Receivers The SP505 has seven (7) independent receivers which can be programmed for the different interface modes. Control for the mode selection is done via a 4-bit control word, which is the same as the driver's 4-bit control word. Like the drivers, the receivers are prearranged for the specific requirements of the synchronous serial interface. As the operating mode of the receivers is changed, the electrical characteristics will change to support the requirements of clock, data, and control line receivers. Table 2 shows the mode of each receiver in the different interface modes that can be selected. There are three basic types of receiver circuits — V.28, V.10, and V.11. ## **V.28 Receivers** The V.28 receiver is single-ended and accepts V.28 signals from the V.28 driver. The V.28 receiver has an operating voltage range of +15V and can receive signals down to +3V. The input sensitivity complies with RS-232 and V.28 specifications at +3V. The input impedance is $3k\Omega$ to $7k\Omega$ in accordance to RS-232 and V.28 over a +15V input range. The receiver output produces a TTL/CMOS signal with a +2.4V minimum for a logic "\textsquare" and a +0.8V maximum for a logic "0". V.28 receivers are used in RS-232 mode for all data, clock and control signals. They are also used in V.35 mode for control line signals: CTS, DSR, LL, and RL. The V.28 receivers can operate to at least 120kbps. ## V.10 Receivers The V.10 receivers are also single-ended as with the V.28 receivers but have an input threshold as low as $\pm 200$ mV. The input impedance is guaranteed to be greater than 4K $\Omega$ , with an operating voltage range of $\pm 7$ V. The V.10 receivers can operate to at least 120kbps. V.10 receivers are used in RS-449, EIA-530, EIA-530A and V.36 modes as Category II signals as indicated by their corresponding specifications. ## V.11 Receivers The third type of receiver is a differential which supports V.11 and RS-485 signals. This receiver has a typical input impedance of $10k\Omega$ and a typical differential threshold of $\pm 200$ mV, which complies with the V.11 specification. Since the characteristics of the V.11 receivers are actually subsets of RS-485, the V.11 receivers can accept RS-485 signals. However, these receivers cannot support 32-transceivers on the signal bus due to the lower input impedance as specified in the RS-485 specification. Three receivers (RxD, RxC, and SCT) include a typical $120\Omega$ cable termination resistor across the A and B inputs. The resistor for the three receivers is switched on when the SP505 is configured in a mode which uses V.11 receivers. The V.11 cable termination resistor is switched off when the receiver is disabled or in another operating mode not using V.11 receivers. The V.11 receivers are used in X.21, RS-449, EIA-530, EIA-530A and V.36 as Category I signals for receiving clock, data, and some control line signals not covered by Category II V.10 circuits The differential receivers can receive signals over 10Mbps. ## V.35 Receiver The V.11 receivers are also used for the V.35 mode. Unlike the older implementations of differential receivers used for V.35, the SP505 contains an internal resistor termination network that ensures a V.35 input impedance of $100\Omega$ (+10 $\Omega$ ) and a short-circuit impedance of $150\Omega$ (+15 $\Omega$ ). The traditional V.35 implementations required external termination resistors to achieve the proper V.35 impedances. The internal network is connected via low on-resistance FET switches when the decoder is changed to V.35 mode. These FET switches can accept input signals of up to +15V without any forward biasing and other parasitic affects. The V.35 termination resistor network is switched off when the receiver is disabled either by the decoder or receiver enable pin. The termination network is transparent when all other modes are selected. The V.35 receivers can operate over 10Mbps. Figure 51. Simplified R<sub>IN</sub> Termination Circuit ## **Receiver Enable and Output** Only one receiver includes an enable line. The SCTEN input for the SCT receiver can enable or tri-state the output of the receiver. When the pin is at a logic "0", the receiver output is high impedance and any input termination internal connected is switched off. The inputs will be at approximately $10k\Omega$ during tri-state. All receivers include a fail-safe feature that outputs a logic "1" when the receiver inputs are open. The differential receivers allocated for data and clock signals (RxD, RxC, and SCT) have advanced fail-safe that outputs a logic "1" when the inputs are either open. shorted, or terminated. Other discrete or integrated implementations require external pull-up and pull-down resistors to define the receiver output state. For single-ended V.28 receivers, there are internal $5k\Omega$ pull-down resistors on the inputs which produces a logic high ("1") at the receiver outputs. The single-ended V.10 receivers produce a logic LOW ("0") on the output when the inputs are open. This is due to an internal pull-up device connected to the input. The differential receivers have the same internal pull-up device on the non-inverting input which produces. a logic HIGH ("1") at the receiver output representing an "OFF" state to the HDLC controller. The three differential receivers when configured in V.35 mode (RxD) RxC & SCT) will also include fail-safe even when the internal termination resistor network is connected and the inputs are either shorted or floating. #### Decoder The SP505 has the ability to change the interface mode of the drivers or receivers via a 4-bit switch. The decoder for the drivers and receivers can be latched through a control pin. The control word can be latched either high or low to write the appropriate code into the SP505. The codes shown in Tables 1 and 2 are the only specified, valid modes for the SP505. Undefined codes may represent other interface modes not specified (consult the factory for more information). The drivers and receivers are controlled with the data bits labeled DEC<sub>3</sub>–DEC<sub>0</sub>. All of the drivers outputs and receiver outputs can be put into tri-state mode by writing 0000 to the driver decode switch. All internal termination networks are switched off during this mode. Individual tri-state capability is possible for all drivers through each driver's own enable control input. The SCT receiver also contains an individual enable input. When this control pin is disabled (logic "0"), the V.11 and V.35 input termination is deactivated. The 0000 decoder word will override the enable control line for the one receiver (SCT). The SP505 contains internal loopback capabilities for self-diagnostic tests. Loopback is enabled through the decoder. To initiate single-ended mode loopback, the decoder word is 1010. To initiate differential mode loopback, the decoder word is 1011. The minimum transmission rates into the SP505 under loopback conditions are 120kbps for single-ended mode and 5Mbps for differential mode. The driver outputs are tri-stated and the receiver inputs are disabled during loopback. The receiver input impedance during loopback is approximately $10k\Omega$ . The SP505 is equipped with a latch control for the four (4) decoder bits. The latch control pin is pin 8 of the SP505. The latch control is active low, a logic low on pin 8 will latch the decoder signals. A logic "1" on pin 8 will force the latch to be transparent to the user. A pulse width of at least 30ns is required to latch the decoder for the next mode. The resultant output is typically 600ns after the latch control pin is toggled assuming that the decoder word is set. ## NET1/2 & TBR2 European Compliancy As with all of Sipex's previous multi-protocol serial transceiver ICs, the drivers and receivers have been designed to meet all the requirements to NET1/2. The SP505 is internally tested to all the NET1/2 physical layer testing parameters and the ITU Series V specifications. With the emergence of ETSITBR2 (Technical Basis for Regulation) document now in place as an alternative for European compliancy, Sipex has tested the SP505 to TBR2 specifications to ensure "CE" approval for either testing method. The SP505 was externally tested by TUV Telecom Services, Division of TUV Rheinland, and passed both NET1/2 and TBR2 requirements. Test reports (NET2/052101/98 for NET1/2 and CTR2/05101/98 for TBR2) can be furnished upon request. Please note that although the SP505 adheres to NET1/2 testing; any complex or unusual configuration should be double-checked to ensure NET compliance. Consult factory for details. # SP505 Driver Mode Selection | Pin Label | Mode: | RS232 | V.35 | RS422 w/Term | RS422 | RS449 | EIA530 | EIA-530A | V.36 | |------------------------------------|-----------|-----------|-----------|--------------|-------|-----------|-----------|-----------|-----------| | DEC <sub>3</sub> -DEC <sub>0</sub> | 0000 | 0010 | 1110 | 0100 | 0101 | 1100 | 1101 | 1111 | 0110 | | SD(a) | tri-state | V.28 | V.35- | V.11– | V.11- | V.11- | V.11- | V.11- | V.11- | | SD(b) | tri-state | tri-state | V.35+ | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | | TR(a) | tri-state | V.28 | V.28 | V.11- | V.11- | V.114 | V.11- | V.10 | V.10 | | TR(b) | tri-state | tri-state | tri-state | V.11+ | V.11+ | V1(+ | V.11+ | tri-state | tri-state | | RS(a) | tri-state | V.28 | V.28 | V.11- | V.11- | V11- | V.11- | V.11- | V.10 | | RS(b) | tri-state | tri-state | tri-state | V.11+ | V11+ | V.11+ | V.11+ | V.11+ | tri-state | | RL(a) | tri-state | V.28 | V.28 | V.11- | W11- | V10 | V.11- | V.11- | V.10 | | RL(b) | tri-state | tri-state | tri-state | V.11+ | V.11+ | tri-state | V.11+ | V.11+ | tri-state | | LL(a) | tri-state | V.28 | V.28 | V.11- | VIII- | V.10 | V.10 | V.10 | V.10 | | LL(b) | tri-state | tri-state | tri-state | V.11 | V.11+ | tri-state | tri-state | tri-state | tri-state | | ST(a) | tri-state | V.28 | V.35- | V11 | V.11- | V.11– | V.11- | V.11- | V.11- | | ST(b) | tri-state | tri-state | V.35+ | V,11+ | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | | TT(a) | tri-state | V.28 | V.35- | V.11- | V11- | V.11- | V.11- | V.11- | V.11- | | TT(b) | tri-state | tri-state | V.35+ | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | Table 1. SP505 Driver Decoder Table # SP505 Receiver Mode Selection | Pin Label | Mode: | RS232 | V.35 | RS422 w/Term | RS422 | RS449 | EIA530 | EIA-530A | V.36 | |------------------------------------|--------------|----------------------|--------------|-------------------------------------------|-------|------------------|----------------------|------------------|------------------| | DEC <sub>3</sub> -DEC <sub>0</sub> | 0000 | 0010 | 1110 | 0100 | 0101 | 1100 | 1101 | 1111 | 0110 | | RD(a) | >10kΩ to GND | V.28 | V.35- | V.11− <b>←</b> g | V.11- | V.11− <b>~</b> g | V.11− <b>←</b> g | V.11− <b>←</b> g | V.11- | | RD(b) | >10kΩ to GND | >10k $\Omega$ to GND | V.35+ | V.11+ ◀ | V.11+ | V.11+ ← Ş | V.11+ ◀ | V.11+ ← S | V.11+ ← □ | | RT(a) | >10kΩ to GND | V:28 | V.35- | V.11- *********************************** | V.11- | V.11− <b>₹</b> g | V.11- <b>₹</b> | V.11- <b>★</b> | V.11- | | RT(b) | >10kΩ to GND | >10kΩ to GND | V.35+ | V.11+ → Ş | V.11+ | V.11+ <b>◄</b> | V.11+ <b>→</b> | V.11+ ← | V.11+ ← | | CS(a) | >10kΩ to GND | V.28 | V.28 | V.11– | V.11- | V.11- | V.11- | V.11- | V.10 | | CS(b) | >10kΩ to GND | >10kΩ to GND | >10kΩ to GND | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | >10kΩ to GND | | DM(a) | >10kΩ to GND | V.28 | V.28 | V.11- | V.11- | V.11- | V.11- | V.10 | V.10 | | DM(b) | >10kΩ to GND | >10kΩ to GND | >10kΩ to GND | V.11+ | V.11+ | V.11+ | V.11+ | >10kΩ to GND | >10kΩ to GND | | RR(a) | >10kΩ to GND | V.28 | V.28 | V.11- | V.11- | V.11- | V.11- | V.11- | V.10 | | RR(b) | >10kΩ to GND | >10kΩ to GND | >10kΩ to GND | V.11+ | V.11+ | V.11+ | V.11+ | V.11+ | >10kΩ to GND | | IC(a) | >10kΩ to GND | V.28 | V.28 | V.11- | V.11- | V.10 | V.10 | V.10 | V.10 | | IC(b) | >10kΩ to GND | >10kΩ to GND | >10kΩ to GND | V.11+ | V.11+ | >10kΩ to GND | >10kΩ to GND | >10kΩ to GND | >10kΩ to GND | | SCT(a) | >10kΩ to GND | V.28 | V.35- | V.11− <b>₹</b> | V.11- | V.11− <b>₹</b> | V.11− <b>*</b> | V.11− <b>*</b> g | V.11− <b>1</b> g | | SCT(b) | >10kΩ to GND | >10kΩ to GND | V.35+ | V.11+ ← N | V.11+ | V.11+ ← | V.11+ <b>←</b> V.11+ | V.11+ <b>₹</b> | | Table 2. SP505 Receiver Decoder Table Figure 52. SP505 Typical Operating Circuit Figure 53. Mode Diagram — RS-232 Figure 54. Mode Diagram — V.35 Figure 55. Mode Diagram — RS-422 Figure 56. Mode Diagram — RS-449 Figure 57. Mode Diagram — RS-422 w/o termination Figure 58. Mode Diagram — EIA-530 Figure 59. Mode Diagram — EIA-530A Figure 60. Mode Diagram — V.36 ### LOOPBACK MODE... The SP505 is equipped with two loopback modes. Single-ended loopback internally connects V.28 driver outputs to V.28 receiver inputs. The signal path is non-inverting and will support data rates up to 120kbps. The propagation delay times are as specified in the electrical specifications. To initiate a single-ended loopback, the code "1010" should be written to the driver decoder. Differential loopback is implemented by applying "1011" to the driver decoder. This internally connects V.11 driver outputs to V.11 receiver inputs. The signal path again is non-inverting; the differential loopback data rate can be at least 5Mbps. Under loopback conditions the receiver decoder is disabled. While the SP505 is in either single-ended or differential loopback mode, the driver outputs are tri-stated and the receiver inputs are disabled. | Mode | Driver Output | | Receiver | Receiver Input | | | | |------------------------------------------------------------------|---------------|-----------|---------------|----------------|----------|---------------------|--| | | non-inverting | inverting | non-inverting | inverting | Input | Output | | | Loopback<br>DEC = 1010 | tri-state | tri-state | >10KΩ to GND | >10KΩ to GND | active | active | | | DEC = 1011 | tri-state | tri-state | >10KΩ to GND | >10KΩ to GND | active | active | | | Power down V <sub>CC</sub> =V <sub>DD</sub> =V <sub>SS</sub> =0V | tri-state | tri-state | >10KΩ to GND | >10KΩ to GND | inactive | clamped<br>at ±0.6V | | | Tri-state<br>DEC = 0000 | tri-state | tri-state | >10KΩ to GND | >10KΩ to GND | inactive | tri-state | | | | ORDERING INFORMATION | | |--------------------------|--------------------------|----------------------------| | Model | Temperature Range | Package Types | | SP505ACM-L<br>SP505BCM-L | 0°C to +70°C0°C to +70°C | 80-pin LQFP<br>80-pin LQFP | ### REVISION HISTORY | Date | REVISION | DESCRIPTION | |---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-24-05 | | Legacy Sipex Data Sheet | | 8-13-08 | 1.0.0 | SP505A/SP505B are no longer available in MQFP package per PCN 07-1102-06a. Device is now only available in LQFP package. Package drawing and ordering information have been updated. Changed to Exar data sheet format and revision to 1.0.0. | Notice EXAR Corporation reserves the right to make changes to any products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no representation that the circuits are free of patent infringement. Charts and schedules contained herein are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writting, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2008 EXAR Corporation Datasheet August 2008 Send your Interface technical inquiry with technical details to: uarttechsupport@exar.com Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.